Surface Mount RF PIN Switch and Limiter Diodes

Technical Data

Features
- Diodes Optimized for: Low Current Switching, Low Distortion Attenuating
- Power Limiting/Circuit Protection
- Surface Mount SOT-23 and SOT-323 Packages
  - Single and Dual Versions
  - Tape and Reel Options Available
- Low Failure in Time (FIT) Rate\(^1\)

Note:
1. For more information see the Surface Mount PIN Reliability Data Sheet.

Description/Applications
The HSMP-382x series is optimized for switching applications where ultra-low resistance is required. The HSMP-482x diode is ideal for limiting and low inductance switching applications up to 1.5 GHz.

A SPICE model is not available for PIN diodes as SPICE does not provide for a key PIN diode characteristic, carrier lifetime.

Absolute Maximum Ratings\(^{[1]}\) \(T_C = +25°C\)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Unit</th>
<th>SOT-23</th>
<th>SOT-323</th>
</tr>
</thead>
<tbody>
<tr>
<td>(I_F)</td>
<td>Forward Current (1 (\mu)s Pulse)</td>
<td>Amp</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>(P_{IV})</td>
<td>Peak Inverse Voltage</td>
<td>V</td>
<td>50</td>
<td>50</td>
</tr>
<tr>
<td>(T_J)</td>
<td>Junction Temperature</td>
<td>°C</td>
<td>150</td>
<td>150</td>
</tr>
<tr>
<td>(T_{STG})</td>
<td>Storage Temperature</td>
<td>°C</td>
<td>-65 to 150</td>
<td>-65 to 150</td>
</tr>
<tr>
<td>(\theta_{JC})</td>
<td>Thermal Resistance(^{[2]})</td>
<td>°C/W</td>
<td>500</td>
<td>150</td>
</tr>
</tbody>
</table>

Notes:
1. Operation in excess of any one of these conditions may result in permanent damage to the device.
2. \(T_C = +25°C\), where \(T_C\) is defined to be the temperature at the package pins where contact is made to the circuit board.
**Electrical Specifications $T_C = 25^°C$**

<table>
<thead>
<tr>
<th>Part Number HSMP-</th>
<th>Package Marking Code[1]</th>
<th>Lead Code</th>
<th>Configuration</th>
<th>Minimum Breakdown Voltage $V_{BR}$ (V)</th>
<th>Maximum Series Resistance $R_s$ (Ω)</th>
<th>Maximum Total Capacitance $C_T$ (pF)</th>
</tr>
</thead>
<tbody>
<tr>
<td>3820</td>
<td>F0</td>
<td>0</td>
<td>Single</td>
<td>50</td>
<td>0.6</td>
<td>0.8</td>
</tr>
<tr>
<td>3822</td>
<td>F2</td>
<td>2</td>
<td>Series</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3823</td>
<td>F3</td>
<td>3</td>
<td>Common Anode</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3824</td>
<td>F4</td>
<td>4</td>
<td>Common Cathode</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Test Conditions:
- $V_R = V_{BR}$
- Measure $I_R \leq 10 \mu A$
- $f = 100 MHz$
- $I_P = 10 mA$
- $V_R = 20 V$

**High Frequency (Low Inductance, 500 MHz – 3 GHz) PIN Diodes**

<table>
<thead>
<tr>
<th>Part Number HSMP-</th>
<th>Package Marking Code</th>
<th>Lead Code</th>
<th>Configuration</th>
<th>Minimum Breakdown Voltage $V_{BR}$ (V)</th>
<th>Maximum Series Resistance $R_s$ (Ω)</th>
<th>Typical Total Capacitance $C_T$ (pF)</th>
<th>Maximum Total Capacitance $C_T$ (pF)</th>
<th>Typical Total Inductance $L_T$ (nH)</th>
</tr>
</thead>
<tbody>
<tr>
<td>4820</td>
<td>FA</td>
<td>A</td>
<td>Dual Anode</td>
<td>50</td>
<td>0.6</td>
<td>0.75</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td>482B</td>
<td>FA</td>
<td>A</td>
<td>Dual Anode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Test Conditions:
- $V_R = V_{BR}$
- Measure $I_R \leq 10 \mu A$
- $I_P = 10 mA$
- $f = 1 MHz$
- $V_R = 20 V$
- $V_R \leq 0 V$
- $f = 1 MHz$
- $f = 500 MHz – 3 GHz$

**Note:**
1. Package marking code is white, except for HSMP-482B, which is laser marked.

**Typical Parameters at $T_C = 25^°C$**

<table>
<thead>
<tr>
<th>Part Number HSMP-</th>
<th>Series Resistance $R_s$ (Ω)</th>
<th>Carrier Lifetime $\tau$ (ns)</th>
<th>Reverse Recovery Time $T_{rr}$ (ns)</th>
<th>Total Capacitance $C_T$ (pF)</th>
</tr>
</thead>
<tbody>
<tr>
<td>382x</td>
<td>1.5</td>
<td>70</td>
<td>7</td>
<td>0.60 @ 20 V</td>
</tr>
</tbody>
</table>

Test Conditions:
- $f = 100 MHz$
- $I_P = 10 mA$
- $V_R = 10 V$
- $I_P = 20 mA$
- 90% Recovery
Typical Parameters at $T_C = 25^\circ$C (unless otherwise noted), Single Diode

![Graphs and diagrams for typical parameters.](image)

**Figure 1.** Forward Current vs. Forward Voltage.

**Figure 2.** Reverse Recovery Time vs. Forward Current for Various Reverse Voltages.

**Figure 3.** RF Resistance at 25°C vs. Forward Bias Current.

**Figure 4.** Capacitance vs. Reverse Voltage.

**Figure 5.** 2nd Harmonic Input Intercept Point vs. Forward Bias Current.

**Figure 6.** Large Signal Transfer Curve of the HSMP-482x Limiter.

**Typical Applications for Multiple Diode Products**

![Diagrams for typical applications.](image)

**Figure 7.** Simple SPDT Switch, Using Only Positive Current.

**Figure 8.** High Isolation SPDT Switch, Dual Bias.
Typical Applications for Multiple Diode Products, continued

Figure 9. Switch Using Both Positive and Negative Bias Current.

Figure 10. Very High Isolation SPDT Switch, Dual Bias.

Figure 11. High Isolation SPST Switch (Repeat Cells as Required).

Figure 12. Power Limiter Using HSMP-3822 Diode Pair. See Application Note 1050 for details.
Typical Applications for HSMP-482x Low Inductance Series

Microstrip Series Connection for HSMP-482x Series
In order to take full advantage of the low inductance of the HSMP-482x series when using them in series applications, both lead 1 and lead 2 should be connected together, as shown in Figure 14.

![Figure 13. Internal Connections.](image1)

![Figure 14. Circuit Layout.](image2)

![Figure 15. Circuit Layout, HSMP-482x Limiter.](image3)

![Figure 16. Equivalent Circuit.](image4)

Microstrip Shunt Connections for HSMP-482x Series
In Figure 15, the center conductor of the microstrip line is interrupted and leads 1 and 2 of the HSMP-482x diode are placed across the resulting gap. This forces the 0.5 nH lead inductance of leads 1 and 2 to appear as part of a low pass filter, reducing the shunt parasitic inductance and increasing the maximum available attenuation. The 0.3 nH of shunt inductance external to the diode is created by the via holes, and is a good estimate for 0.032" thick material.

![Figure 17. Circuit Layout.](image5)

![Figure 18. Equivalent Circuit.](image6)

Co-Planar Waveguide Shunt Connection for HSMP-482x Series
Co-Planar waveguide, with ground on the top side of the printed circuit board, is shown in Figure 17. Since it eliminates the need for via holes to ground, it offers lower shunt parasitic inductance and higher maximum attenuation when compared to a microstrip circuit. See AN1050 for details.
Assembly Information
SOT-323 PCB Footprint
A recommended PCB pad layout for the miniature SOT-323 (SC-70) package is shown in Figure 19 (dimensions are in inches). This layout provides ample allowance for package placement by automated assembly equipment without adding parasitics that could impair the performance.

Figure 19. PCB Pad Layout (dimensions in inches).

SOT-23 PCB Footprint

Figure 20. PCB Pad Layout.

SMT Assembly
Reliable assembly of surface mount components is a complex process that involves many material, process, and equipment factors, including: method of heating (e.g., IR or vapor phase reflow, wave soldering, etc.) circuit board material, conductor thickness and pattern, type of solder alloy, and the thermal conductivity and thermal mass of components. Components with a low mass, such as the SOT-323/-23 package, will reach solder reflow temperatures faster than those with a greater mass.

Agilent’s diodes have been qualified to the time-temperature profile shown in Figure 21. This profile is representative of an IR reflow type of surface mount assembly process.

After ramping up from room temperature, the circuit board with components attached to it (held in place with solder paste) passes through one or more preheat zones. The preheat zones increase the temperature of the board and components to prevent thermal shock and begin evaporating solvents from the solder paste. The reflow zone briefly elevates the temperature sufficiently to produce a reflow of the solder.

The rates of change of temperature for the ramp-up and cool-down zones are chosen to be low enough to not cause deformation of the board or damage to components due to thermal shock. The maximum temperature in the reflow zone (T_MAX) should not exceed 235°C.

These parameters are typical for a surface mount assembly process for Agilent diodes. As a general guideline, the circuit board and components should be exposed only to the minimum temperatures and times necessary to achieve a uniform reflow of solder.

Figure 21. Surface Mount Assembly Profile.
Package Dimensions
Outline SOT-323 (SC-70)

Package Characteristics
Lead Material ............................................ Copper (SOT-323); Alloy 42 (SOT-23)
Lead Finish .................................................. Tin-Lead 85-15%
Maximum Soldering Temperature ....................... 260°C for 5 seconds
Minimum Lead Strength ........................................... 2 pounds pull
Typical Package Inductance ................................. 2 nH
Typical Package Capacitance ......................... 0.08 pF (opposite leads)

Ordering Information
Specify part number followed by option. For example:

HSMPP - 382X - XXX

Bulk or Tape and Reel Option
Part Number; x = Lead Code
Surface Mount PIN

Option Descriptions
- BLK = Bulk, 100 pcs. per antistatic bag
- TR1 = Tape and Reel, 3000 devices per 7” reel
- TR2 = Tape and Reel, 10,000 devices per 13” reel

Tape and Reeling conforms to Electronic Industries RS-481, “Taping of Surface Mounted Components for Automated Placement.”
### Device Orientation

**User Feed Direction**

- **REEL**
- **Carrier Tape**
- **Cover Tape**

**Top View**

- **8 mm**

**End View**

Note: "###" represents Package Marking Code, Date Code.

### Tape Dimensions

For Outline SOT-323 (SC-70 3 Lead)

<table>
<thead>
<tr>
<th>DESCRIPTION</th>
<th>SYMBOL</th>
<th>SIZE (mm)</th>
<th>SIZE (INCHES)</th>
</tr>
</thead>
<tbody>
<tr>
<td>CAVITY</td>
<td>LENGTH</td>
<td>A₀</td>
<td>2.24 ± 0.10</td>
</tr>
<tr>
<td></td>
<td>WIDTH</td>
<td>B₀</td>
<td>2.34 ± 0.10</td>
</tr>
<tr>
<td></td>
<td>DEPTH</td>
<td>K₀</td>
<td>1.22 ± 0.10</td>
</tr>
<tr>
<td></td>
<td>PITCH</td>
<td>P</td>
<td>4.00 ± 0.10</td>
</tr>
<tr>
<td></td>
<td>BOTTOM HOLE DIAMETER</td>
<td>D₁</td>
<td>1.00 + 0.25</td>
</tr>
<tr>
<td>PERFORATION</td>
<td>DIAMETER</td>
<td>D</td>
<td>1.55 ± 0.05</td>
</tr>
<tr>
<td></td>
<td>PITCH</td>
<td>P₀</td>
<td>4.00 ± 0.10</td>
</tr>
<tr>
<td></td>
<td>POSITION</td>
<td>E</td>
<td>1.75 ± 0.10</td>
</tr>
<tr>
<td>CARRIER TAPE</td>
<td>WIDTH</td>
<td>W</td>
<td>8.00 ± 0.30</td>
</tr>
<tr>
<td></td>
<td>THICKNESS</td>
<td>t₁</td>
<td>0.255 ± 0.013</td>
</tr>
<tr>
<td>COVER TAPE</td>
<td>WIDTH</td>
<td>C</td>
<td>5.4 ± 0.10</td>
</tr>
<tr>
<td></td>
<td>TAPE THICKNESS</td>
<td>T₁</td>
<td>0.062 ± 0.001</td>
</tr>
<tr>
<td>DISTANCE</td>
<td>CAVITY TO PERFORATION (WIDTH DIRECTION)</td>
<td>F</td>
<td>3.50 ± 0.05</td>
</tr>
<tr>
<td></td>
<td>CAVITY TO PERFORATION (LENGTH DIRECTION)</td>
<td>P₂</td>
<td>2.00 ± 0.05</td>
</tr>
</tbody>
</table>